

# A custom APB UART IP

Submitted by: Mohamed sherif abd el mouniem

ID: 22P0058

**Major: COMM** 

Level: Junior

### **Submitted to:**

Dr. Ghazal A. Fahmy

Eng. Mohamed Salah

Eng. Mohamed Tareq

# **INTRODUCTION:**

### **Background:**

In modern System-on-Chip (SoC) designs, processors need to communicate efficiently with peripheral devices. To make this easier, the Advanced Microcontroller Bus Architecture (AMBA) has become the standard for connecting different IP blocks in a consistent and scalable way. Within AMBA, the Advanced Peripheral Bus (APB) is a simple, low-power interface commonly used for accessing control registers of peripherals. At the same time, the Universal Asynchronous Receiver and Transmitter (UART) is still one of the most popular serial communication protocols because it is easy to use and reliable. By connecting UART through APB, SoCs can achieve efficient hardware integration while keeping the design accessible for software control.

# **Project Objective**

The goal of this project is to create a custom UART IP core with an AMBA APB slave interface. The UART manages sending and receiving data over a serial link, while the APB wrapper allows access to its control, status, data, and baud rate registers through memory-mapped addressing. The project focuses on:

- Designing a register-mapped peripheral that follows the APB protocol.
- Building UART transmitter and receiver modules that support serial communication with adjustable baud rates.
- Enabling smooth communication between the CPU (or APB master) and the UART core through the wrapper module..
- Verify the design using self-checking Verilog testbenches and simulation results.

### **Scope and Learning Outcomes**

This project goes beyond just building a UART core and its APB wrapper—it also highlights important system design practices. By working on it, students will gain practical experience in:

- Creating peripheral IPs with APB-compliant interfaces...
- Mapping hardware features to registers for processor-based control.
- Managing read and write synchronization between the CPU and the peripheral.
- Using testbenches to verify designs and interpret simulation waveforms.
- Integrating hardware modules into a complete SoC environment.

# **DESIGN ANALYSIS:**

### **UART Transmitter Module**

The UART transmitter converts parallel data (tx\_data) into a serial stream (tx\_serial) following the UART protocol. The design is parameterized for different baud rates, clock frequencies, and word lengths.

### **Key Parameters:**

- **BAUD\_RATE, CLK\_FREQ, DATA\_BITS** define baud rate (e.g., 9600 bps), system clock (e.g., 100 MHz), and data width (e.g., 8 bits).
- CLKS\_PER\_BIT number of clock cycles per UART bit (CLK\_FREQ / BAUD\_RATE). Example:  $100 \text{ MHz} / 9600 \approx 10416 \text{ cycles}$ .
- Counter widths \$clog2 is used to size counters for scalability.

#### FSM (4 States):

- 1. **IDLE** Line stays high. If tx\_en is asserted, input data is latched and FSM moves to **START BIT**.
- 2. **START\_BIT** Sends logic 0 for one baud period. Then goes to **DATA\_BITS\_STATE**.
- 3. **DATA\_BITS\_STATE** Sends data bits from LSB to MSB, one per baud period. Moves to **STOP\_BIT** after all bits are sent.
- 4. STOP BIT Sends logic 1 for one baud period, asserts tx done, then returns to IDLE.

### **Control Signals:**

• start\_bit\_init, data\_bit\_init, stop\_bit\_init, stop\_bit\_end - one-cycle flags to align timing and transitions.

#### **Serial Line Behavior (tx serial)**

- **Idle:** High (1)
- **Start bit:** Low (0)
- **Data bits:** Output from r tx data[bit cnter]
- **Stop bit:** High (1)

#### **Counters:**

- clk\_cnter Counts cycles for each baud period.
- bit cnter Tracks transmitted data bits.

### **Status Outputs:**

- tx busy High during transmission (not IDLE).
- tx\_done Pulses high for one cycle after stop bit, signals completion.

.

### **UART Receiver Module**

The receiver converts the serial input (rx\_serial) into parallel data (rx\_data). It uses status and handshake signals (rx\_en, rx\_rst, rx\_busy, rx\_done, rx\_error) and runs on a 100 MHz clock with async active-low reset (arst\_n).

#### **Parameters:**

- o BAUD\_RATE, CLK\_FREQ, DATA\_BITS configure speed and word size.
- o CLKS\_PER\_BIT = CLK\_FREQ / BAUD\_RATE cycles per UART bit (≈10416 at 100 MHz/9600).
- o Counter widths are set with \$clog2 for flexibility.

### **Timing Strategy:**

- o Detect start at falling edge. o Confirm start at the middle of the start bit. o Sample data bits once per baud period (LSB first).
- o Check stop bit at the end of its period.

### Synchronizer:

- $\circ$  Two flip-flops (serial\_sync0  $\rightarrow$  serial\_sync1) bring rx\_serial safely into the clock domain.
- o Default reset value = 1 (idle). o FSM always uses serial sync1.

#### **FSM States:**

- **IDLE** Wait for low (start bit) when rx\_en=1.
- START\_BIT Half-bit delay, confirm line still low. If not, return to IDLE. ○
   DATA BITS STATE Capture data bits, LSB first.
- o STOP BIT Wait one bit time, check if line is high (valid frame).

#### **Counters:**

- o clk cnter: Measures half-bit in START, full-bit in DATA/STOP.
- o bit enter: Tracks number of received bits.

#### **Data Path:**

o On each data sample, latch serial sync1 into rx data[bit cnter]. o Naturally stores LSB first.

o rx data clears on reset or rx rst=1.

#### **Error & Robustness:**

- $\circ$  Start bit must be confirmed mid-bit  $\rightarrow$  filters out glitches.  $\circ$
- o Stop bit check: o
- $\circ$  High  $\rightarrow$  valid frame.
- $\circ$  Low → framing error (rx error=1).
- o rx done always pulses at stop check (even if error).
- Valid byte = rx\_done && !rx\_error.

```
Status Signals o rx_busy: High during
```

reception (non-IDLE). o rx done: Pulses when

frame ends. o rx error: Pulses if stop bit invalid.

**Reset:** o **Arst\_n=0** (async): Clears FSM, counters, sync, outputs.

o rx rst=1 (sync): Same cleanup, allows abort during frame.

# **APB UART Wrapper Module**

### **Purpose:**

- Connects the APB bus to the UART core (TX + RX).
- Provides CPU access via memory-mapped registers.
- Manages read/write operations, status flags, and error reporting.

### Register Map (32-bit wide, lower 8 bits used for data):

- CTRL REG (0x0000): Control bits  $\rightarrow$  tx en, rx en, tx rst, rx rst.
- STATS\_REG (0x0001): Status bits  $\rightarrow$  tx\_busy, tx\_done, rx\_busy, rx\_done, rx\_error.
- TX\_DATA (0x0002): Data to transmit.
- RX\_DATA (0x0003): Last received byte.

### **Control Mapping:**

- $ctrl_reg[0] \rightarrow tx_en$
- $ctrl_reg[1] \rightarrow rx_en$
- ctrl reg[2]  $\rightarrow$  tx rst

- $ctrl_reg[3] \rightarrow rx_rst$
- $tx_{data_reg}[7:0] \rightarrow TX$  parallel data

### **Status Updates:**

- Status register continuously mirrors UART outputs:
  - o Bit 0: tx\_busy
  - o Bit 1: tx done
  - o Bit 2: rx\_busy
  - o Bit 3: rx done
  - o Bit 4: rx error
- On valid receive (rx done=1), received byte is latched into rx data reg.

#### **APB FSM (3 Phases):**

- 1. **IDLE:** Wait for PSEL=1, PREADY=0.
- 2. **SETUP:** Capture address/direction, PENABLE=0.
- 3. ACCESS: Perform read/write, PENABLE=1, PREADY=1, then return to IDLE.

#### **APB Write:**

- Done in ACCESS when PWRITE=1.
- Valid addresses: update CTRL REG, TX DATA, BAUDIV.
- Invalid  $\rightarrow$  PSLVERR=1.

#### **APB Read:**

- Done in ACCESS when PWRITE=0.
- Valid addresses: return CTRL, STATUS, TX, RX, or BAUDIV.
- Invalid  $\rightarrow$  return 0, PSLVERR=1.

### **Error Handling:**

- Invalid address → PSLVERR=1.
- UART framing error → reported in STATS REG[4].

### **UART Instantiation:**

- Wrapper instantiates uart\_tx and uart\_rx.
- tx\_serial and rx\_serial connected externally.
- Control/data signals mapped from registers.
- Status fed back into STATS\_REG.

# **STATE DIAGRAMS:**

# **UART Transmitter state diagram**



# **UART Receiver state diagram**



# **APB Wrapper state diagram**



# **DESIGN DECISIONS:**

# **Key Design Decisions:**

### **Parameterization for Flexibility**

- Transmitter and receiver are parameterized by baud rate, system clock, and data width.
- Allows reuse across systems (e.g., 50 MHz or 100 MHz clock, 9600 or 115200 baud, 7/8bit frames).

• Trade-off: must carefully calculate CLKS PER BIT to avoid TX/RX mismatch.

#### **FSM-Based Control:**

- Both TX and RX use a 4-state FSM: IDLE  $\rightarrow$  START BIT  $\rightarrow$  DATA BITS  $\rightarrow$  STOP BIT.
- FSMs improve readability, debugging, and verification compared to counter-only designs.
- Slightly more code, but more reliable and maintainable.

### **Cycle Counters for Bit Timing:**

- A clk\_cnter counts system clock cycles per bit instead of using a separate baud clock.
- Keeps everything in one clock domain → avoids metastability and jitter.
- Example:  $100 \text{ MHz} / 9600 \text{ baud} \approx 10416 \text{ cycles/bit.}$
- Trade-off: counter width must support large clock-to-baud ratios.

### **Receiver Sampling Strategy:**

- Start bit sampled at **mid-bit** (CLKS\_PER\_BIT/2) → filters glitches.
- Data bits sampled at **full-bit intervals**  $\rightarrow$  ensures alignment with TX.
- More robust than edge-aligned sampling.

#### **Error Detection:**

- Receiver checks **stop bit** at expected time.
- If low  $\rightarrow$  set rx error (framing error).
- Simpler than adding parity but still catches corrupted frames.

### **Status & Handshake Signals:**

- TX: tx busy, tx done. RX: rx busy, rx done, rx error.
- Prevents overwriting or missing data.
- Provides safe interaction with CPU or other logic.

### **APB Wrapper Integration:**

- APB chosen for simplicity and compatibility with SoC designs.

Trade-off: wrapper adds complexity, but enables clean CPU access.

#### **Structured Testbenches:**

- Separate testbenches for TX, RX, and APB wrapper.
- Each uses tasks (send data, apb write, apb read) for clarity.
- Benefits: easier debugging, modular verification, supports regression testing.

# **VERIFICATION STRATEGY:**

#### **UART Transmitter Verification**

#### **Objective**

The purpose of this testbench is to confirm that the transmitter correctly serializes parallel data into start, data, and stop bits with precise baud-rate timing.

### Methodology

The testbench instantiates the uart\_tx module with parameters for baud rate, clock frequency, and data width. A clock generator toggles every 5 ns to emulate a 100 MHz system clock. Reset (arst\_n) is asserted low at the beginning, then released to initialize the design.

A task named send data drives parallel data into the transmitter. For each transaction:

- tx data is loaded with the desired byte (e.g., 8'h55, 8'hAF).
- The enable (tx en) is pulsed high to start transmission.
- The task then waits for the full frame time (WAIT\_TIME), ensuring the serial sequence completes before another transmission begins.

The testbench monitors the following behaviors:

- **tx\_serial waveform**: verifies the expected sequence of bits (start = 0, data bits LSB-first, stop = 1).
- tx busy signal: remains high throughout the transmission period.
- tx done pulse: occurs exactly one clock cycle after the stop bit.

#### Results

Simulation confirmed that:

- The serialized output matched the expected patterns (e.g., 8'h55 = 01010101, 8'hAF = 11110101, transmitted LSB-first).
- Each bit lasted precisely CLKS PER BIT cycles, consistent with the baud rate divider.
- The transmitter returned to the IDLE state immediately after the tx done pulse.

### **UART Receiver Verification**

#### **Objective**

Confirm that the receiver correctly detects the start bit, samples incoming data bits at midbit intervals, and reconstructs the transmitted byte. Additionally, verify that error detection (framing error) works when the stop bit is invalid.

#### Methodology

- The testbench generated a valid UART frame on the rx serial line using the send byte task.
- A start bit (0) was driven, followed by 8 data bits (LSB first), and finally a stop bit (1).
- Sampling was aligned to the middle of each bit period (CLKS\_PER\_BIT/2) to ensure robustness against noise.
- The reconstructed data (rx data) was compared against the expected value.
- Error detection was tested by intentionally holding the stop bit low, simulating a framing error.

#### Results

- Simulation waveforms confirmed correct byte reconstruction for input values such as 8'h55.
- The rx done flag asserted exactly at the completion of the stop bit.
- During the error test, the rx\_error signal was asserted, demonstrating reliable framing error detection.

### **APB Wrapper Verification**

#### **Objective**

Confirm that the UART core can be properly controlled and accessed via the APB bus through memory-mapped registers, ensuring seamless integration with a CPU.

#### Methodology

- The testbench implemented APB transactions using dedicated tasks:
- apb write for register writes.
- apb\_read for register reads.
- The following scenarios were exercised:
- Writing a byte to the TX\_DATA register and confirming that transmission started.
- Writing to the CTRL\_REG to enable and reset TX/RX functionality.
- Reading the **STATS\_REG** to verify status flags (tx\_busy, tx\_done, rx\_busy, rx\_done, rx\_error).
- Simulating a received byte (8'hA5) on the rx\_serial line and checking that it was latched into **RX\_DATA**.
- Modifying the **BAUDIV** register to confirm correct update of the baud divider and timing.

#### **Results**

- All APB registers responded correctly to read/write operations.
- Status flags updated in synchronization with TX and RX activities.
- Received data was successfully captured into the RX register.
- Changes to the baud rate divider affected the bit timing as expected.
- No spurious PSLVERR signals were observed during valid transactions.

# **SIMULATION RESULTS:**

### **UART** transmitter simulation



### **UART** receiver simulation



# **APB Wrapper simulation**



```
# Test 1: Writing data 8'h01 to TX_DATA register...
# Test 2: Writing 8'h1 to CTRL_REG to enable TX...
# Test 3: Reading STATS_REG to check status...
# STATS_REG after TX: 0x000000001. Expected tx_done.
# Test 4: Writing 8'hC to CTRL_REG to reset TX and RX...
# Test 5: Simulating incoming byte 8'hA5...
# Test 6: Reading RX_DATA register...
# RX_DATA: 0x000000a5. Expected 0x0000_00A5
# ** Note: $stop : apb_uart_wrapper_tb.v(166)
# Time: 2042265 ns Iteration: 1 Instance: /apb_uart_wrapper_tb
# Break in Module apb_uart_wrapper_tb at apb_uart_wrapper_tb.v line 166
```

# **CONCLUSION**

In this project, a Universal Asynchronous Receiver-Transmitter (UART) was designed, implemented, and verified using Verilog HDL. The design included both a transmitter and a receiver, each managed by finite state machines to ensure reliable serialization and deserialization of data. Parameterization for baud rate and data width, mid-bit sampling, and framing error detection were key design choices that improved flexibility and robustness.

To enable integration into processor-based systems, an APB wrapper was developed. This made the UART accessible as a memory-mapped peripheral, simplifying control and enhancing reusability in SoC environments.

Verification was carried out at both the module and system levels. Module-level tests confirmed the correct operation of the transmitter, receiver, and APB wrapper, while integration-level loopback tests validated end-to-end communication. Additional corner cases, such as back-to-back transfers, framing errors, and baud rate mismatches, were also tested to ensure reliability.

The results confirmed that the UART met all functional and timing requirements. It successfully transmitted and received data, detected errors, and interfaced seamlessly with the APB bus. The design is reliable, scalable, and well-suited for extension.

Future improvements could include adding FIFO buffers for higher throughput, parity or CRC error checking for greater reliability, and interrupt support for easier processor interaction.

Overall, this project demonstrates the complete digital design flow — from architecture to RTL implementation and verification — and highlights the importance of building reusable hardware IP cores for modern SoC systems.

# **FPGA FLOW USING VIVADO**

# **RTL ELABORATION**



**SYNTHESIS** 



### **UTILIZATION REPORT**



### **TIMING REPORT**



### **DEVICE IMPLEMENTATION**



### **UTILIZATION REPORT**



### **TIMING REPORT**

